Senior ASIC RTL Design Engineer
Google India Pvt LtdBengaluru/Bangalore
Not disclosed
Job Description
Senior ASIC RTL Engineer, Silicon
Minimum qualifications:
- Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
- 8 years of experience with digital logic design principles, RTL design concepts, and languages, such as Verilog or SystemVerilog.
- 8 years of experience with logic synthesis techniques to optimize RTL code, performance and power, as well as low-power design techniques.
- Experience in High performance design, Multi power domains with clocking.
Preferred qualifications:
- Master's or PhD degree in Electrical Engineering, Computer Engineering or Computer Science.
- Experience with ASIC or FPGA design verification, synthesis, timing/power analysis, and DFT.
- Experience with ASIC design methodologies for front quality checks (e.g., Lint, CDC/RDC).
- Experience in High performance design, Multi power domains with clocking and with multiple SoCs with silicon success.
- Knowledge of memory compression, fabric, coherence, cache, or DRAM.
About the job
Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration. Google's mission is to organize the world's information and make it universally accessible and useful. Our team combines the best of Google AI, Software, and Hardware to create radically helpful experiences. We research, design, and develop new technologies and hardware to make computing faster, seamless, and more powerful. We aim to make people's lives better through technology.Responsibilities
- Define the block-level design document (e.g., interface protocol, block diagram, transaction flow, pipeline, etc.).
- Perform RTL coding, function or performance simulation debug, and Lint/Clock Domain Crossing (CDC)/Formal Verification (FV)/Unified Power Format (UPF) checks.
- Participate in synthesis, timing/power closure, and FPGA/silicon bring-up.
- Work on Sub-system and chip-level Integration activities including: plan tasks, hold code and design reviews, code development of the features.
- Interact with architecture team and develop implementation (microarchitecture and coding) strategies to meet quality, schedule and PPA for Sub-system/chip-level integration.
Experience Level
Senior LevelJob role
Work locationBengaluru, Karnataka, India
DepartmentProduction / Manufacturing / Engineering
Role / CategoryManufacturing R&D
Employment typeFull Time
ShiftDay Shift
Job requirements
ExperienceMin. 8 years
About company
NameGoogle India Pvt Ltd
Job posted by Google India Pvt Ltd
Similar jobs you can apply for
Software / Web DeveloperSQL Developer
Infronex SystemsBengaluru/Bangalore
₹25,000 - ₹65,000
LOSS PREVENTION ASSOCIATE - HARLUR AND RAYASANDRA
Big BasketElectronics City, Bengaluru/Bangalore
₹20,000 - ₹30,000
Automation Python Selenium Test Lead
MNC companyKumaraswamy Layout, Bengaluru/Bangalore
₹1,20,000 - ₹1,49,999
Web Developer
Infronex SystemsBengaluru/Bangalore
₹2,700 - ₹70,000
Data Analyst
Infronex SystemsBengaluru/Bangalore
₹25,000 - ₹75,000

Wordpress Developer
Future RevolutionVijaya Nagar, Bengaluru/Bangalore
₹20,000 - ₹30,000